发明名称 Layout structure of semiconductor integrated circuit and method for forming the same
摘要 In an exemplary layout structure of a semiconductor integrated circuit manufactured by a photolithographic process using an exposing light having a wavelength lambda, a peripheral circuit region is formed by arranging a plurality of peripheral circuit cells, each having peripheral circuit patterns, along a side of an internal circuit region. A proximity dummy region is formed by arranging a plurality of proximity dummy cells, each having a proximity dummy pattern, along at least one side of the peripheral circuit region. The proximity dummy region includes a line-and-space repetition structure including, and having the regularity of, two or more pairs of lines and spaces between the lines every 8lambda. The repetition structure in the proximity dummy region reduces the dimensional deviation in the outermost portion of the peripheral circuit region.
申请公布号 US7257790(B2) 申请公布日期 2007.08.14
申请号 US20040951864 申请日期 2004.09.29
申请人 KAWASAKI MICROELECTRONICS, INC. 发明人 MAEDA JUN
分类号 G03F1/08;G06F17/50;G03F1/14;G03F1/36;G03F1/70;H01L21/027;H01L21/82;H01L21/822;H01L21/8242;H01L27/04;H01L27/10;H01L27/108;H01L27/118 主分类号 G03F1/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利