发明名称 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
摘要 There is disclosed a semiconductor integrated circuit device having first and second load circuits for write. At the time of an all bit-stress test, a high voltage for write is supplied from the first and second load circuits for write to the all bit lines. At the time of an even bit-stress test, the high voltage for write is supplied from the first load circuit for write to the even bit lines and a lower potential than the high voltage for write is supplied from the second load circuit for write to the odd bit lines. At the time of an odd bit-stress test, the lower potential is supplied from the first load circuit for write to the even bit lines and the high voltage for write is supplied from the second load circuit for write to the odd bit lines.
申请公布号 US2007183233(A1) 申请公布日期 2007.08.09
申请号 US20070669420 申请日期 2007.01.31
申请人 KAWANO TOMOHITO;SAITO HIDETOSHI 发明人 KAWANO TOMOHITO;SAITO HIDETOSHI
分类号 G11C29/00;G11C7/00;G11C11/34;G11C16/06 主分类号 G11C29/00
代理机构 代理人
主权项
地址