发明名称 Hybrid planar and FinFET CMOS devices
摘要 The present invention provides an integrated semiconductor circuit containing a planar single gated FET and a FinFET located on the same SOI substrate. Specifically, the integrated semiconductor circuit includes a FinFET and a planar single gated FET located atop a buried insulating layer of an silicon-on-insulator substrate, the planar single gated FET is located on a surface of a patterned top semiconductor layer of the silicon-on-insulator substrate and the FinFET has a vertical channel that is perpendicular to the planar single gated FET. A method of forming a method such an integrated circuit is also provided. In the method, resist imaging and a patterned hard mask are used in trimming the width of the FinFET active device region and subsequent resist imaging and etching are used in thinning the thickness of the FET device area. The trimmed active FinFET device region is formed such that it lies perpendicular to the thinned planar single gated FET device region.
申请公布号 US7250658(B2) 申请公布日期 2007.07.31
申请号 US20050122193 申请日期 2005.05.04
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DORIS BRUCE B.;BOYD DIANE C.;LEONG MEIKEI;KANARSKY THOMAS S.;KEDZIERSKI JAKUB T.;YANG MIN
分类号 H01L29/423;H01L29/772;H01L21/336;H01L21/8234;H01L21/84;H01L27/08;H01L27/088;H01L27/12;H01L29/49;H01L29/786 主分类号 H01L29/423
代理机构 代理人
主权项
地址
您可能感兴趣的专利