发明名称 Bitline transistor architecture for flash memory
摘要 A memory array includes a buried diffusion region, a first source line that supplies electrical power to the buried diffusion region, a second source line that supplies electrical power to the buried diffusion region, a first bitline transistor having a first channel width and a second bitline transistor having a second channel width. The first bitline transistor is proximate to the first source line and is electrically coupled to a first memory cell. The first bitline transistor is disposed between the first and second source lines. The second bitline transistor is proximate to the first bitline transistor and is electrically coupled to a second memory cell. The second bitline transistor is disposed between the first and second source lines and is farther from the first source line than the first bitline transistor. The second channel width is greater than the first channel width.
申请公布号 US2007171712(A1) 申请公布日期 2007.07.26
申请号 US20060339092 申请日期 2006.01.25
申请人 MACRONIX INTERNATIONAL CO., LTD. 发明人 WU CHU-CHING;YIH CHENG-MING
分类号 G11C16/04;G11C8/00;G11C11/34 主分类号 G11C16/04
代理机构 代理人
主权项
地址