发明名称 Level shifter circuit and display device provided therewith
摘要 A level shift circuit includes first and second level shifters which respectively output first and second output signals that are produced by level shifting two kinds of input clock signals whose high level periods do not overlap. The level shift circuit also includes control transistors and control lines which, together, prevent a feedthrough current from flowing into the second level shifter when the first output signal is high level, and prevent a feedthrough current from flowing into the first level shifter when the second output signal is high level, so as to suspend the level shift operation of the first and second level shifters. With the level shift circuit, power consumption during a specific time period in a non-active period of the clock signal can be eliminated, where the specific time period of one clock signal is the active period of the other clock signal.
申请公布号 US7248243(B2) 申请公布日期 2007.07.24
申请号 US20030438886 申请日期 2003.05.16
申请人 SHARP KABUSHIKI KAISHA 发明人 MURAKAMI YUHICHIROH;GYOUTEN SEIJIROU;HAYASHI SHUNSUKE;WASHIO HAJIME;MATSUDA EIJI;TSUJINO SACHIO
分类号 G02F1/1345;H03K19/0175;G02F1/133;G09G3/20;G09G3/28;G09G3/36;G09G5/00;H03K19/00;H03K19/0185;H03L5/00 主分类号 G02F1/1345
代理机构 代理人
主权项
地址