发明名称 SEU hardened latches and memory cells using progrmmable resistance devices
摘要 Apparatus and methods for reducing single-event upsets (SEUs) in latch-based circuitry (e.g., static random access memory (SRAM) cells) and other digital circuitry. According to an exemplary embodiment, a latch-based circuit includes a radiation-hardened latch having first and second cross-coupled inverters and first and second programmable resistance devices (PRDs). The first PRD is coupled between the output of the first inverter and the input of the second inverter. The second PRD is coupled between the output of the second inverter and the input of the first inverter. The PRDs may be programmed to low or high-resistance states. When SET to a low-resistance state, the latch of the latch-based circuitry may be accessed to read the current logic state stored by the latch or to write a new logic state into the latch. When RESET to a high-resistance state, the latch is in a radiation-hard state, thereby preventing the latch from generating SEUs.
申请公布号 US2007165446(A1) 申请公布日期 2007.07.19
申请号 US20060591881 申请日期 2006.11.02
申请人 CSWITCH CORP., A CALIFORNIA CORPORATION 发明人 OLIVA ANTONIETTA;CHAN VEI-HAN
分类号 G11C11/00 主分类号 G11C11/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利