发明名称 NONVOLATILE SEMICONDUCTOR MEMORY DEVICE AND METHOD OF SELF-TESTING THE SAME
摘要 A test interface receives a test command designating execution of a test for a memory cell. The test storage circuit stores test information necessary to execute the test. The test storage circuit includes an erasable programmable storage unit. The decoder decodes the test command input to the test interface, and selects the test information stored in the test storage circuit. The sense amplifier reads out, from the test storage circuit, the test information selected by the decoder. The holding circuit holds the test information read out by the sense amplifier. The control circuit controls a test operation of checking whether the memory cell normally operates, on the basis of the test information held in the holding circuit. The defect storage circuit is formed for the memory cell, and stores fail information indicating that the memory cell is defective if the memory cell does not normally operate in the test operation.
申请公布号 US2007165454(A1) 申请公布日期 2007.07.19
申请号 US20060567995 申请日期 2006.12.07
申请人 SAITO HIDETOSHI 发明人 SAITO HIDETOSHI
分类号 G11C16/04 主分类号 G11C16/04
代理机构 代理人
主权项
地址