发明名称 Integration of strained Ge into advanced CMOS technology
摘要 A structure and method of fabrication for PFET devices in a compressively strained Ge layer is disclosed. The fabrication method of such devices is compatible with standard CMOS technology and it is fully scalable. The processing includes selective epitaxial depositions of an over 50% Ge content buffer layer, a pure Ge layer, and a SiGe top layer. Fabricated buried channel PMOS devices hosted in the compressively strained Ge layer show superior device characteristics relative to similar Si devices.
申请公布号 US7244958(B2) 申请公布日期 2007.07.17
申请号 US20040876155 申请日期 2004.06.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 SHANG HUILING;IEONG MEIKEI;CHU JACK OON;GUARINI KATHRYN W.
分类号 H01L29/06;H01L21/8238;H01L21/84;H01L27/12;H01L29/10;H01L31/0328 主分类号 H01L29/06
代理机构 代理人
主权项
地址