发明名称 METHOD FOR INCREASING THE MANUFACTURING YIELD OF PROGRAMMABLE LOGIC DEVICES
摘要 A method for increasing the manufacturing yield of field programmable gate arrays (FPGAS) or other programmable logic devices (PLDs). An FPGA or other PLD is formed in several sections, each of the sections having its own power bus and input/output connections. Each section of the FPGA or other PLD is tested to identify defects in the FPGA or other PLD. The FPGA or other PLD is sorted according to whether the section has an acceptable number of defects. An assigned unique number for the FPGA or other PLD chip or part identifies it as partially good. Software for execution and configuring the FPGA or other PLD may use the unique number for programming only the identified functional sections of the FPGA or other PLD. The result is an increase in yield as partially good FPGAs or other PLDs may still be utilized.
申请公布号 US2007162792(A1) 申请公布日期 2007.07.12
申请号 US20060275536 申请日期 2006.01.12
申请人 GOODNOW KENNETH J;OGILVIE CLARENCE R;REYNOLDS CHRISTOPHER B;VENTRONE SEBASTIAN T;ZUCHOWSKI PAUL S 发明人 GOODNOW KENNETH J.;OGILVIE CLARENCE R.;REYNOLDS CHRISTOPHER B.;VENTRONE SEBASTIAN T.;ZUCHOWSKI PAUL S.
分类号 G01R31/26;G11C29/00 主分类号 G01R31/26
代理机构 代理人
主权项
地址