发明名称 Modified Harvard architecture processor having data memory space mapped to program memory space with erroneous execution protection
摘要 A processor has an architecture that provides the processing speed advantages of the Harvard architecture, but does not require two separate external memories in order to expand both data memory and program instruction memory. The processor has separate program memory space and data memory space, but provides the capability to map at least a portion of the program memory space to the data memory space. This allows most program instructions that are processed to obtain the speed advantages of simultaneous program instruction and data access. It also allows program memory space and data memory space to be expanded externally to the processor using only one external memory device that includes both program instructions and data. The processor includes a program memory space operable to store program instructions and data, a data memory space operable to store data, and mapping circuitry operable to map at least a portion of the program memory space to the data memory space. The program memory space may be internal to the processor. The processor may further comprise a page register operable to specify a location of the program memory space that is mapped to the data memory space.
申请公布号 US7243372(B2) 申请公布日期 2007.07.10
申请号 US20050135527 申请日期 2005.05.23
申请人 MICROCHIP TECHNOLOGY INCORPORATED 发明人 CATHERWOOD MICHAEL
分类号 H04L9/00;G06F9/38;G06F11/00;G06F11/07;G06F12/00;G06F12/14 主分类号 H04L9/00
代理机构 代理人
主权项
地址