发明名称 Sub-matrix-based implementation of LDPC (Low Density Parity Check ) decoder
摘要 Sub-matrix-based implementation of LDPC (Low Density Parity Check) decoder. A novel approach is presented by which an LDPC coded signal is decoded by processing 1 sub-matrix at a time. A low density parity check matrix corresponding to the LDPC code includes rows and columns of sub-matrices. For example, when performing bit node processing, 1 or more sub-matrices in a column are processed; when performing check node processing, 1 or more sub-matrices in a row are processed. If desired, when performing bit node processing, the sub-matrices in each column are successively processed together (e.g., all column 1 sub-matrices, all column 2 sub-matrices, etc.). Analogously, when performing check node processing, the sub-matrices in each row can be successively processed together (e.g., all row 1 sub-matrices, all row 2 sub-matrices in row 2 , etc.).
申请公布号 US2007157061(A1) 申请公布日期 2007.07.05
申请号 US20060360267 申请日期 2006.02.23
申请人 BROADCOM CORPORATION, A CALIFORNIA CORPORATION 发明人 LEE TAK K.;TRAN HAU T.;SHEN BA-ZHONG;CAMERON KELLY B.
分类号 H03M13/00 主分类号 H03M13/00
代理机构 代理人
主权项
地址