发明名称 Chip-join process to reduce elongation mismatch between the adherents and semiconductor package made thereby
摘要 A chip-join process to reduce elongation mismatch between the adherents involves thermally expanding each of a coefficient of thermal expansion mismatched semiconductor chip and substrate a substantially equal amount from their room temperature state in a direction along surfaces thereof to be joined by soldering. The thermally expanded semiconductor chip and substrate are then soldered to one another forming a plurality of soldered joints, and then cooled to room temperature. The process enables elongation mismatch from soldering to be reduced to less than half that expected based up cooling the substrate and semiconductor chip from the solder solidification temperature following soldering, thereby reducing post soldering residual stress, residual plastic deformation in the soldered joints, residual plastic deformation in the substrate, and semiconductor chip warpage.
申请公布号 US7235886(B1) 申请公布日期 2007.06.26
申请号 US20010023819 申请日期 2001.12.21
申请人 INTEL CORPORATION 发明人 CHANDRAN BIJU;GONZALEZ CARLOS A.
分类号 H01L23/488;H01L21/60;H05K3/34 主分类号 H01L23/488
代理机构 代理人
主权项
地址