发明名称 Interfacing a processor to a coprocessor in which the processor selectively broadcasts to or selectively alters an execution mode of the coprocessor
摘要 The present invention relates generally to interfacing a processor with at least one coprocessor. One embodiment relates to a processor having a set of broadcast specifiers which it uses to selectively broadcast an operand that is being written to a register within the processor to a coprocessor communication bus. Each broadcast specifier may therefore include a broadcast indicator corresponding to each general purpose register of the processor. An alternate embodiment may also use the concept of broadcast regions where each broadcast region may have a corresponding broadcast specifier where one broadcast specifier may correspond to multiple broadcast regions. Alternatively, in one embodiment, the processor may use broadcast regions independent of the broadcast specifiers where the coprocessor is able to alter its functionality in response to the current broadcast region. In one embodiment, the processor may provide a region specifier via the coprocessor communication bus to indicate the current broadcast region.
申请公布号 US7228401(B2) 申请公布日期 2007.06.05
申请号 US20010054577 申请日期 2001.11.13
申请人 FREESCALE SEMICONDUCTOR, INC. 发明人 MOYER WILLIAM C.
分类号 G06F15/163;G06F9/34;G06F9/38 主分类号 G06F15/163
代理机构 代理人
主权项
地址