发明名称 Gallium arsenide depletion made MESFIT logic cell
摘要 A gallium arsenide logic design system is described for designing custom or semi-custom LSI integrated circuits using standard cells from a cell library. D-MESFET transistors and Schottky diodes are used for implementing the cell types in gallium arsenide to produce performance levels of less than 150 pico-second per gate propagation delay. Each integrated circuit die is built from a cell library containing three standard cells. The limitation on the number of standard cells used for logic design allows for fast and efficient turnaround time between logic design and fabrication. A minumum number of masks are required for implementing the custom integrated circuit due to the efficient design of the cell types. The placement and interconnect of the cells on the die are also performed in an efficient manner due to the predefined allowable locations for cell placement and the predefined allowable route channels for the interconnect. A clock amplifier cell is described for the cell library which differentially phase corrects a two-phase clock signal to ensure that the two clock lines are perfectly out of phase at all times. The combination of this strictly controlled two-phase clock with the gallium arsenide cell designs allows digital logic implementations at an LSI level to operate at 1-GHz clock frequencies.
申请公布号 US4965863(A) 申请公布日期 1990.10.23
申请号 US19870104758 申请日期 1987.10.02
申请人 CRAY COMPUTER CORPORATION 发明人 CRAY, SEYMOUR R.
分类号 H01L21/8232;H01L27/06;H03K19/0185;H03K19/0952;H03K19/0956 主分类号 H01L21/8232
代理机构 代理人
主权项
地址