发明名称 Alignment of MTJ stack to conductive lines in the absence of topography
摘要 A scheme for aligning opaque material layers of a semiconductor device. Alignment marks are formed in a via level of the semiconductor device. The alignment marks are formed using a separate lithography mask, and may have about the same length as vias formed in the via layer. The alignment marks comprise trenches that are not filled with material and are not exposed to a CMP process. An opaque material layer is deposited, and depressions are formed in the opaque material layer over the alignment mark trenches. The depressions in the opaque material layer are used to align a lithography process to open the opaque material layer over alignment marks in an underlying metallization layer. The alignment marks in the metallization layer are then used to align the lithography process used to pattern the opaque material layer.
申请公布号 US7223612(B2) 申请公布日期 2007.05.29
申请号 US20040899253 申请日期 2004.07.26
申请人 INFINEON TECHNOLOGIES AG 发明人 SARMA CHANDRASEKHAR
分类号 H01L21/00;H01L21/76;H01L23/544 主分类号 H01L21/00
代理机构 代理人
主权项
地址