发明名称 Level conversion circuit
摘要 A level conversion circuit that prevents the operation speed from decreasing when the power supply voltage decreases while appropriately performing level conversion. The level conversion circuit includes first and second PMOS transistors. A first NMOS transistor is connected to the first PMOS transistor and the second PMOS transistor. A second NMOS transistor is connected to the second PMOS transistor and the first PMOS transistor. A bias circuit, connected to the first and second NMOS transistors, generates a bias potential that is supplied to the first and second NMOS transistors and that is greater than the first voltage by a threshold voltage of the first and second NMOS transistors. The bias circuit further controls current, which determines the bias potential and flows to the bias circuit, in accordance with a control signal having the first voltage.
申请公布号 US2007115041(A1) 申请公布日期 2007.05.24
申请号 US20070650485 申请日期 2007.01.08
申请人 FUJITSU LIMITED 发明人 TACHIBANA SUGURU;KATO TATSUO
分类号 H03L5/00;H03M1/14;H03K3/356;H03K17/10;H03K17/22;H03K19/0185;H03M9/00 主分类号 H03L5/00
代理机构 代理人
主权项
地址