发明名称 STATIC TIMING ANALYSIS AND DYNAMIC SIMULATION FOR CUSTOM AND ASIC DESIGNS
摘要 A single verification tool provides both static timing analysis and timing simulation capabilities targeted at both full-custom and ASIC designs in a unified environment. In various embodiments the verification tool includes the following features: (a) Integrating both static timing analysis and dynamic simulation tools into a single tool, (b) Efficient path search for multi-phase, multi-frequency and multi-cycle circuit in the presence of level sensitive latch, (c) Automatically identifying circuit structure, e.g. complex gate, for timing characterization, (d) Circuit structures at transistor level solved by incorporating function check, (e) Carrying out functional check to filter out failing path and identifying gate with simultaneously changing inputs, (f) Finding maximum operation frequency in the presence of level sensitive latches after filtering out false paths, (g) Crosstalk solver by utilizing the admittance matrix and voltage transfer of RLC part in frequency domain coupled with the non-linear driver in time domain implemented in spice-like simulator, (h) Making use of the correlation between inputs of aggressors and victim to determine switching time at victim's output iteratively.
申请公布号 WO2006084280(B1) 申请公布日期 2007.05.18
申请号 WO2006US04470 申请日期 2006.02.03
申请人 SAGE SOFTWARE, INC.;CHANG, MAU-CHUNG 发明人 CHANG, MAU-CHUNG
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址