发明名称 METHOD OF PROVIDING A DUAL STRESS MEMORY TECHNIQUE AND RELATED STRUCTURE
摘要 <p>A method for providing a dual stress memory technique in a semiconductor device including an nFET and a PFET and a related structure are disclosed. One embodiment of the method includes forming a tensile stress layer over the nFET and a compressive stress layer over the pFET, annealing to memorize stress in the semiconductor device and removing the stress layers. The compressive stress layer may include a high stress silicon nitride deposited using a high density plasma (HDP) deposition method. The annealing step may include using a temperature of approximately 400-1200° C. The high stress compressive silicon nitride and/or the anneal temperatures ensure that the compressive stress memorization is retained in the pFET.</p>
申请公布号 KR20070050341(A) 申请公布日期 2007.05.15
申请号 KR20060074829 申请日期 2006.08.08
申请人 SAMSUNG ELECTRONICS CO., LTD.;INTERNATIONAL BUSINESS MACHINES CORPORATION;CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 KIM, JUN JUNG;FANG SUNFEI;LUO ZHIJIONG;NG HUNG Y.;ROVEDO NIVO;TEH YOUNG WAY
分类号 H01L21/336;H01L29/78 主分类号 H01L21/336
代理机构 代理人
主权项
地址