发明名称 Data retention in operational and sleep modes
摘要 A circuit is disclosed for retaining a signal value during a sleep mode while a portion of said circuit is powered down comprising: a clock signal input operable to receive a clock signal; at least one latch clocked by said clock signal; a data input, a data output and a forward data path therebetween, wherein a signal value is operable to be received at said data input, is clocked through said at least one latch and passes to said data output along said forward data path; at least one of said at least one latch comprises a retention latch operable to retain a signal value during said sleep mode, said retention latch not being located on said forward data path; and a tristateable device, said tristateable device being arranged between said forward data path and said retention latch and being operable to selectively isolate said retention latch from said forward data path in response to receipt of a first sleep signal; wherein in response to receipt of a second sleep signal, said second sleep signal being received after said first sleep signal, said circuit is operable to enter said sleep mode such that a voltage difference across said portion of said circuit is reduced such that said portion of said circuit is powered down, and a voltage difference across said retention latch and said tristateable device is maintained.
申请公布号 US2007103217(A1) 申请公布日期 2007.05.10
申请号 US20060415436 申请日期 2006.05.02
申请人 ARM LIMITED 发明人 FREDERICK MARLIN JR.;SHIFFER JAMES D.III
分类号 H03K3/00 主分类号 H03K3/00
代理机构 代理人
主权项
地址