发明名称 PLL circuit and radio communication terminal apparatus using the same
摘要 In a PLL circuit, the number of LPFs is reduced to one to reduce mounting area and pin number, and to simplify design. In one embodiment, the PLL circuit includes a variable-gain phase comparator, a mixer, an LPF, VCOs, couplers, and a control circuit to controlling the on/off operation of the VCOs. The variable-gain phase comparator is capable of varying a phase difference gain. The on/off of the operation of the VCOs is controlled by the control circuit so that one of the VCOs is turned off. The phase difference conversion gain is varied in accordance with the sensitivity of the VCOs so the number of LPFs required for the PLL circuit can be reduced to only one.
申请公布号 US6970683(B2) 申请公布日期 2005.11.29
申请号 US20030375241 申请日期 2003.02.28
申请人 TTPCOM.LIMITED 发明人 YAMAWAKI TAIZO;ENDO TAKEFUMI;WATANABE KAZUO;HORI KAZUAKI;HILDERSLEY JULIAN
分类号 H03L7/10;H03D13/00;H03L7/00;H03L7/08;H03L7/085;H03L7/093;H03L7/099;H03L7/16;H03L7/18;H04B1/40;H04L7/033;(IPC1-7):H04B1/40 主分类号 H03L7/10
代理机构 代理人
主权项
地址