发明名称 Memory device with clock multiplier circuit
摘要 A memory device having a clock multiplier circuit. The memory device includes a clock generating circuit to receive a first clock signal having a first frequency and to generate a second clock signal having a second frequency that is a multiple of the first frequency. The memory device includes a data receive circuit to receive data at the frequency of the second clock signal and may also include a data transmit circuit to transmit data at the frequency of the second clock signal. Further, the clock generating circuit may additionally generate a third clock signal having a third frequency that is also a multiple of the first frequency, the third clock signal being supplied to a control circuit of the memory device to time the reception of control and/or address signals therein. In a particular embodiment the second frequency is a four-times or eight-times multiple of the first frequency, and the third frequency is a two-times multiple of the first frequency.
申请公布号 US7209397(B2) 申请公布日期 2007.04.24
申请号 US20050094137 申请日期 2005.03.31
申请人 RAMBUS INC. 发明人 WARE FREDERICK A.;TSERN ELY K.;PEREGO RICHARD E.;HAMPEL CRAIG E.
分类号 G06F12/00;G11C7/00;G06F13/16;G06F13/40;G06F13/42;G11C8/00;G11C11/401;G11C29/00;G11C29/02 主分类号 G06F12/00
代理机构 代理人
主权项
地址