发明名称 Fractional divider system and method
摘要 The present invention relates to a fractional divider system for a low-power timer with reduced timing error at wake-up. The fractional divider system includes a fractional divider circuit operable to produce an output signal. The fractional divider system also includes a high speed crystal oscillator connected to the fractional divider circuit operable to start on wake-up from the low power mode, and a high speed clock divider circuit connected to the high speed crystal oscillator circuit. The high speed crystal oscillator circuit is configured to sample the output signal and a current state of the total timing error from the fractional divider circuit. The sampled output signal is employed to trigger the high speed clock divider circuit and the sampled current state of the total timing error preloads the high speed clock divider circuit, which is operable to synchronize a first pulse of the output signal to the ideal clock timing to an accuracy within 1.5 periods of the high speed clock.
申请公布号 US7209534(B2) 申请公布日期 2007.04.24
申请号 US20050154095 申请日期 2005.06.16
申请人 INFINEON TECHNOLOGIES AG 发明人 LEWIS MICHAEL
分类号 H03K21/00;H03K23/00 主分类号 H03K21/00
代理机构 代理人
主权项
地址