发明名称 Adjusting power consumption of digital circuitry relative to critical path circuit having the largest propagation delay error
摘要 A method and apparatus is disclosed for adjusting at least one of a supply voltage and a clocking frequency applied to digital circuitry of a computing device, wherein the digital circuitry comprises a plurality of critical path circuits and a corresponding plurality of propagation delay error circuits. Each propagation delay error circuit generates a propagation delay error signal representing an error in propagation delay for the corresponding critical path circuit. The computing device further comprises a voting circuit for comparing the propagation delay error signals in order to select the largest propagation delay error signal for use in adjusting the at least one of the supply voltage and clocking frequency.
申请公布号 US7205805(B1) 申请公布日期 2007.04.17
申请号 US20040980676 申请日期 2004.11.02
申请人 WESTERN DIGITAL TECHNOLOGIES, INC. 发明人 BENNETT GEORGE J.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址