发明名称 Pulse-based flip-flop
摘要 A pulse-based flip-flop that latches a data input signal to convert the data input signal into a data output signal in response to a clock signal. The pulse-based flip-flop comprises a latch that latches the data input signal in response to a first clock pulse signal and a second clock pulse signal and a pulse generator including a NAND gate, a variable delay, and a first inverter, the pulse generator receives the clock signal to generate the first clock pulse signal and the second clock pulse signal. The NAND gate receives the clock signal and an output signal of the variable delay and outputs the second clock pulse signal. The first inverter receives the first clock pulse signal and outputs the second clock pulse signal. The variable delay receives the clock signal and the second clock pulse, and an output signal of the variable delay feeds back to the NAND gate.
申请公布号 US7202724(B2) 申请公布日期 2007.04.10
申请号 US20040997958 申请日期 2004.11.29
申请人 发明人
分类号 H03K3/286;H03K5/13;G06F1/04;H03K3/00;H03K3/037;H03K3/356;H03K5/135;H03K5/151;H03K5/1534 主分类号 H03K3/286
代理机构 代理人
主权项
地址