发明名称 Semiconductor device and manufacturing method of semiconductor device
摘要 Dummy gate patterns 111, 112 are formed on a silicon active layer 103 of an SOI substrate, and thereafter, these dummy gate patterns 111, 112 are removed to form gate grooves 130, 132. A threshold voltage of each transistor is adjusted by etching a silicon active layer 103 in any one of these gate, grooves 130, 132 to reduce a thickness of a portion constituting a channel region. This enables the enhancement of freedom degree and so on in circuit designing according to conditions.
申请公布号 US7198994(B2) 申请公布日期 2007.04.03
申请号 US20040991485 申请日期 2004.11.19
申请人 发明人
分类号 H01L21/00;H01L21/28;H01L21/8234;H01L21/84;H01L27/08;H01L27/088;H01L27/12;H01L29/423;H01L29/49;H01L29/786 主分类号 H01L21/00
代理机构 代理人
主权项
地址