发明名称 Scalable flash EEPROM memory cell with notched floating gate and graded source region
摘要 An memory device, and method of making same, that includes source and drain regions defining a channel region therebetween. A select gate is formed over and insulated from a first portion of the channel region. A conductive floating gate is disposed over and insulated from the source region and a second portion of the channel region. A notch is formed in the floating gate bottom surface having an edge that is either aligned with an edge of the source region or is disposed over the source region. A conductive control gate is disposed adjacent to the floating gate. By having the source region terminate under the thicker insulation region provided by the notch, the breakdown voltage of the source junction is increased. Alternately, the lower portion of the floating gate is formed entirely over the source region, for producing fringing fields to control the adjacent portion of the channel region.
申请公布号 US7199424(B2) 申请公布日期 2007.04.03
申请号 US20060338121 申请日期 2006.01.23
申请人 INTEGRATED MEMORY TECHNOLOGIES, INC. 发明人 JENQ CHING-SHI;YEN TING P.
分类号 H01L29/788;G11C;G11C11/34;G11C16/04;H01L21/28;H01L21/336;H01L21/8247;H01L27/115;H01L29/423;H01L29/76 主分类号 H01L29/788
代理机构 代理人
主权项
地址
您可能感兴趣的专利