发明名称 Semiconductor memory and burn-in test method of semiconductor memory
摘要 A burn-in test, including first to sixth steps where voltages are applied for the same lengths of time in each step, is applied to a semiconductor memory having alternately arranged bit line pairs with twist structure where the bit lines cross each other and bit line pairs with non-twist structure where the bit lines are parallel to each other. Since lengths of time in which a stress is applied for all bit lines can be equally set, no deviation occurs in lengths of time where stress is applied between the bit lines. Characteristics of memory cells can be prevented from excessively deteriorating from the burn-in test. Further, the number of bit lines not having stress applied can be minimized in the first to sixth steps. Accordingly, the ratio of the bit lines having stress applied can be increased, which reduces the burn-in test time. Thus, test cost can be reduced.
申请公布号 US7200059(B2) 申请公布日期 2007.04.03
申请号 US20050260486 申请日期 2005.10.28
申请人 FUJITSU LIMITED 发明人 FUJIOKA SHINYA;OKUYAMA YOSHIAKI;TAKADA YASUHIRO;WATANABE TATSUHIRO;KODAMA NOBUMI
分类号 G11C29/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址