发明名称 Semiconductor integrated circuit device
摘要 There is achieved a high-integrated and high-speed nonvolatile memory which can stabilize an operation of a phase-change memory for a short operation cycle time. A latch is provided in a write driver. A change to a high-resistance state of a phase-change element is performed per column cycle by a write-enable signal, and a change to a low-resistance state thereof is performed after a pre-charge command is inputted and concurrently with deactivation of a pre-charge signal. Thereby, a write time to a memory cell in which phase-change resistance is changed to a low-resistance state, and a period from a write operation for changing the phase-change resistance to a high-resistance state to a read operation to the above memory cell can be lengthened without extending the column cycle time, so that the stable write operation is achieved.
申请公布号 US2007070716(A1) 申请公布日期 2007.03.29
申请号 US20060598702 申请日期 2006.11.14
申请人 发明人 TAKEMURA RIICHIRO;SAKATA TAKESHI;TAKAURA NORIKATSU;KAJIGAYA KAZUHIKO
分类号 G11C7/10;G11C11/42;G11C5/00;G11C7/00;G11C8/08;G11C11/419;G11C13/02 主分类号 G11C7/10
代理机构 代理人
主权项
地址