发明名称 |
PRINTED CIRCUIT BOARD, AND SEMICONDUCTOR PACKAGE |
摘要 |
<p>Provided is a printed circuit board for preventing electric troubles such as signal disconnections due to via-substrate peels or via cracks, which are caused by various stresses to occur at a curving time. The printed circuit board comprises a first wiring layer (11), an electrically insulating substrate (12) formed on the first wiring layer (11) and having a via lower hole (12a) leading to the first wiring layer (11), and a second wiring layer (16) formed on the electric insulating substrate (12) and electrically connected with the first wiring layer (11) through the via lower hole (12a). The second wiring layer (16) is provided, on at least its portion near the via lower hole (12a), with a stress relaxing portion (17) for relaxing the bending stress, the tensile stress, the compressive stress and the shearing stress, which occur at the time of curving the electric insulating substrate (12).</p> |
申请公布号 |
WO2007032213(A1) |
申请公布日期 |
2007.03.22 |
申请号 |
WO2006JP317338 |
申请日期 |
2006.09.01 |
申请人 |
NEC CORPORATION;SATO, JUNYA;WATANABE, SHINJI;MIKAMI, NOBUHIRO;SAWADA, ATSUMASA |
发明人 |
SATO, JUNYA;WATANABE, SHINJI;MIKAMI, NOBUHIRO;SAWADA, ATSUMASA |
分类号 |
H05K1/11;H01L23/12 |
主分类号 |
H05K1/11 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|