发明名称 Frame rate multiplier for liquid crystal display
摘要 <p>A method for multiplying the frame rate of an input video signal having a line rate fHin and a frame rate fVin, comprising the steps of: propagating the input video signal through just enough memory to delay the input video signal by a fraction of a frame period 1/fVin; speeding up the delayed video signal to a first line rate faster than fHin; speeding up the input video signal to a second line rate faster than fHin; supplying the speeded up video signal and the delayed speeded up video signal sequentially, one line at a time; and, writing the sequentially supplied lines into a liquid crystal display at the faster line rate, thereby writing at least some of the lines multiple times within each the frame period. A corresponding apparatus can comprise: a partial frame memory; two speedup memories; a multiplexer; and, a source of clock and control signals. </p>
申请公布号 EP1241656(A3) 申请公布日期 2007.02.28
申请号 EP20020290583 申请日期 2002.03.08
申请人 THOMSON LICENSING 发明人 WILLIS, DONALD HENRY
分类号 G09G5/00;G09G3/36;G02F1/133;G09G3/20;G09G5/39;H04N3/12;H04N5/66 主分类号 G09G5/00
代理机构 代理人
主权项
地址