发明名称 Clock control method and circuit
摘要 A clock control circuit for reducing jitter has at least one averaging circuit for generating, and outputting from an output terminal, a signal having a time difference obtained by internally dividing a time difference between first and second signals input respectively from first and second input terminals. First and second clock signals are supplied respectively to the first and second input terminals of the timing averaging circuit, and a clock in which a time difference between pulses of the first and second clock signals is averaged is generated.
申请公布号 US7170333(B2) 申请公布日期 2007.01.30
申请号 US20030627632 申请日期 2003.07.28
申请人 NEC ELECTRONICS CORPORATION 发明人 SAEKI TAKANORI
分类号 H03K3/00;H03K5/13;G06F1/04;G06F1/10;G11C11/407;H03H11/26;H03K5/135;H03L7/00;H04L7/00;H04L7/033 主分类号 H03K3/00
代理机构 代理人
主权项
地址