发明名称 Circuit and method for testing embedded phase-locked loop circuit
摘要 A method and a device for testing an embedded phase-locked loop (PLL) circuit are disclosed. A first clock signal of a first frequency is provided to an embedded phase-locked loop (PLL) circuit to be tested by a tester, so as to generate a PLL clock signal by the embedded PLL circuit in response to the first clock signal of the first frequency. The PLL clock signal is inputted to a test circuit along with a second clock signal of a second frequency. Then, the PLL clock signal is sampled with the second clock signal of the second frequency to generate a first sampled signal. The second frequency has a first correlation with the first frequency. Whether the embedded PLL circuit is in a normal operation condition is determined according to the first sampled signal.
申请公布号 US7168020(B2) 申请公布日期 2007.01.23
申请号 US20030352439 申请日期 2003.01.28
申请人 VIA TECHNOLOGIES, INC. 发明人 CHEN MURPHY;HU PERLMAN
分类号 G01R31/28;G01R13/34;G01R31/317;G11B20/14;G11C27/00;H03K5/22;H03L7/00;H03L7/06 主分类号 G01R31/28
代理机构 代理人
主权项
地址