发明名称 WAFER-LEVEL BURN-IN AND TEST
摘要 Techniques for performing wafer-level burn-in and test of semiconductor devices include a test substrate having active electronic components such as ASICs mounted to an interconnection substrate or incorporated therein, metallic spring contact elements effecting interconnections between the ASICs and a plurality of devices-under-test (DUTs) on a wafer-under-test (WUT), all disposed in a vacuum vessel so that the ASICs can be operated at temperatures independent from and significantly lower than the burn-in temperature of the DUTs. The spring contact elements may be mounted to either the DUTs or to the ASICs, and may fan out to relax tolerance constraints on aligning and interconnecting the ASICs and the DUTs. Physical alignment techniques are also described.
申请公布号 US2007013401(A1) 申请公布日期 2007.01.18
申请号 US20060458375 申请日期 2006.07.18
申请人 FORMFACTOR, INC. 发明人 KHANDROS IGOR Y.;PEDERSEN DAVID V.
分类号 G01R31/26;G01R31/02 主分类号 G01R31/26
代理机构 代理人
主权项
地址