发明名称 Integrated circuit device and electronic instrument
摘要 An integrated circuit device has a data memory including a memory cell array which includes a plurality of wordlines, a plurality of bitlines, and a plurality of memory cells, and a memory output circuit. The data read order in the memory cell array corresponding to the arrangement of the bitlines differs from the data output order from the memory output circuit. The integrated circuit device includes a rearrangement interconnect region in a region of the memory output circuit. The rearrangement interconnect region rearranges data input in the data read order using interconnects and outputs the data in the data output order.
申请公布号 US2007016700(A1) 申请公布日期 2007.01.18
申请号 US20060477669 申请日期 2006.06.30
申请人 SEIKO EPSON CORPORATION 发明人 KODAIRA SATORU;ITOMI NOBORU;KUMAGAI TAKASHI;ITO SATORU;KARASAWA JUNICHI;KAWAGUCHI SHUJI
分类号 G06F5/00;G06F3/00 主分类号 G06F5/00
代理机构 代理人
主权项
地址