发明名称 Nonvolatile memory circuit based on change in MIS transistor characteristics
摘要 A memory circuit includes a latch having a first node and a second node, a plate line, a word selecting line, a first MIS transistor having source/drain nodes thereof coupled to the first node and the plate line, respectively, and a gate node thereof coupled to the word selecting line, a second MIS transistor having source/drain nodes thereof coupled to the second node and the plate line, respectively, and a gate node thereof coupled to the word selecting line, and a driver configured to set the plate line to a first potential causing a current to flow in a first direction through the first MIS transistor in a first operation mode and to a second potential causing a current to flow in a second direction through the first MIS transistor in a second operation mode, the first operation mode causing a lingering change in characteristics of the first MIS transistor.
申请公布号 US2007014145(A1) 申请公布日期 2007.01.18
申请号 US20050180132 申请日期 2005.07.13
申请人 HORIUCHI TADAHIKO 发明人 HORIUCHI TADAHIKO
分类号 G11C11/00 主分类号 G11C11/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利