发明名称 Multiphase clock recovery
摘要 The invention represents a parallel and distributed approach to clock recovery based on multiple mutually phase shifted sample clock signals (åS) defining a set of orthogonal clock phases. The phase shifted clock signals are used for obtaining an input data sample representation (åU). Input data transition detection is accomplished by determining, for each one of the above clock phases, whether input data samples within a detection window associated with the respective clock phase include an input data transition vector (I). A corresponding clock selection control signal vector (I) is generated based on the input data transition vector (I) to determine a clock selection master. In order to dynamically extract an output clock signal, to control signal vector (I) is then logically combined with a representation (åS'), preferably a rotated version, of the sample clock vector (åS).
申请公布号 US2007009066(A1) 申请公布日期 2007.01.11
申请号 US20050554531 申请日期 2005.10.25
申请人 FREDRIKSSON JESPER J 发明人 FREDRIKSSON JESPER J.
分类号 H04L27/00;H03L7/081;H03L7/099;H04L7/033 主分类号 H04L27/00
代理机构 代理人
主权项
地址