发明名称 Synchronizing data or signal transfer across clocked logic domains
摘要 A synchronization interface transfers multi-bit digital data or signal between multiple clocked logic domains while maintaining data or signal integrity. When deployed in a processor-based system, in one embodiment, a plurality of data units may be received at a source location in a first clocked domain. To control writing of the plurality of data units from the source location to a target location in a second clocked domain, an enable signal may be detected. This enable signal may be synchronized with respect to the second clocked domain. Finally, in response to the synchronized enable signal, the plurality of data units may be transferred from the first clocked domain to the target location in the second clocked domain. The synchronization interface may comprise a data path to capture the multi-bit digital data or signal based on a control logic implementing a mechanism (e.g., a state machine) to synchronously transfer the data across a first and a second asynchronously clocked domains capable of receiving a first and a second clock, respectively.
申请公布号 US7161999(B2) 申请公布日期 2007.01.09
申请号 US20020038956 申请日期 2002.01.02
申请人 INTEL CORPORATION 发明人 PARIKH RUPAL
分类号 H04L7/00;G11C7/10;H03L7/00;H04L7/02 主分类号 H04L7/00
代理机构 代理人
主权项
地址