发明名称 Cascaded delay locked loop circuit
摘要 A delay locked loop frequency synthesizer in several embodiments uses a primary delay line element ( 24 ) and one or more secondary delay elements ( 162 . . . 164, 270, 310 ). In one embodiment, a main delay line ( 24 ) is used to coarsely select a frequency output while a secondary delay element ( 162 . . . 164, 270, 310 ), either passive or active, is used to increase the resolution of the primary delay line ( 24 ). In the passive embodiment, a coarse and fine frequency selection is possible by selecting components from the output taps of the main delay line ( 24 ) as a driving signal for the passive secondary delay element ( 310 ) to provide the coarse adjustment and selecting an output from the secondary delay element ( 310 ) to provide the fine selection.
申请公布号 US7154978(B2) 申请公布日期 2006.12.26
申请号 US20010000914 申请日期 2001.11.02
申请人 MOTOROLA, INC. 发明人 JUAN JUI-KUO;STENGEL ROBERT E.;MARTIN FREDERICK J.;BOCKELMAN DAVID E.
分类号 H03D3/24;H03L7/07;H03L7/081;H03L7/14;H03L7/16 主分类号 H03D3/24
代理机构 代理人
主权项
地址