发明名称 Method and apparatus for testing embedded memory on devices with multiple processor cores
摘要 The disclosed method and apparatus enables the testing of multiple embedded memory arrays associated with multiple processor cores on a single computer chip. According to one aspect, the disclosed method and apparatus identifies certain rows and columns within each of the embedded memory arrays that need to be disabled and also identifies certain redundant rows and columns in the embedded memory array to be activated. According to another aspect, the disclosed method and apparatus generates a map indicating where each of the memory failures occurs in each embedded memory array. If the testing process determines that the embedded memory array cannot be repaired, then a signal is provided directly to an external testing device indicating that the embedded memory array is non-repairable. Similarly, if the testing process determines that the failures in the embedded memory array can be repaired, then a signal is provided directly to an external testing apparatus indicating that the embedded memory array is repairable. Lastly, if no failures are found in an embedded memory array, then a signal is provided to an external testing apparatus indicating that the embedded memory array contains no failures. Based upon these status signals, the external testing device can determine which set of data (i.e., repair data and/or failure map data) to off-load from each embedded memory array and which sets of data to disregard, thereby reducing the memory test time for a device. Another aspect of the disclosed method and apparatus is a data flow control unit that controls the flow of input and output data to each of the embedded memory arrays. This device broadcasts the test program to each of the embedded memory arrays at the same time thereby enabling the simultaneous testing of multiple embedded memory arrays. Yet another aspect of the disclosed method and apparatus is a shorthand notation for indicating where memory failures occur within an embedded memory array.
申请公布号 US7155637(B2) 申请公布日期 2006.12.26
申请号 US20030425410 申请日期 2003.04.29
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 JARBOE, JR. JAMES MICHAEL;WRIGHT NATHAN WEYER;SCHUTT NICHOLAS HENRY;HO VAN
分类号 G01R31/28;G06F11/00;G06F11/22;G06F12/16;G06F15/78;G11C29/08;G11C29/44;H01L27/10 主分类号 G01R31/28
代理机构 代理人
主权项
地址