发明名称 Scheme and method for testing Analog-to-Digital converters
摘要 The invention provides a test scheme of analog-to-digital converters and method thereof. It comprises: a control circuit, a step-ramp signal generator, a multiplexer, an n+m-bit counter, and a test analyzing circuit, wherein m=1, 2, 3 . . . , based on desired accuracy of the test scheme. A clock pulse is coupled to the n+m-bit counter and a control circuit for regulating duty cycle, amplitude, and frequency. It is also coupled to a step-ramp signal generating circuit for being integrated as a test signal source. Therefore the step-ramp signal can synchronize with the n+m-bit counter, and the output codes are applied to compare with output codes of the n-bit ADCs for completely digitally analyzing ADC's parameters. The step-ramp signal is divided into several segments, each is integrated by the regulated clock signal with different duty cycles, which increases integrating time to compensate leakage currents of the capacitor and improve linearity of the step-ramp signal.
申请公布号 US7154422(B2) 申请公布日期 2006.12.26
申请号 US20050168543 申请日期 2005.06.29
申请人 NATIONAL CHENG KUNG UNIVERSITY 发明人 WEN YUN-CHE
分类号 H03M1/10;H03M1/52 主分类号 H03M1/10
代理机构 代理人
主权项
地址