发明名称 SYSTEM AND METHOD FOR ANALYZING POWER CONSUMPTION OF ELECTRONIC DESIGN UNDERGOING EMULATION OR HARDWARE BASED ON SIMULATION ACCELERATION
摘要 The invention described here is the methods of using a hardware-based functional verification system to mimic a design under test (DUT), under intended application environment and software, to record or derive the transition activities of all circuits of the DUT, then calculate the total or partial power consumption during the period of interest. The period of interest is defined by the user in terms of "events" which are the arbitrary states of the DUT. Furthermore, the user can specify the number of sub-divisions required between events thus vary the apparent resolution of the power consumption profile.
申请公布号 WO2006133149(A2) 申请公布日期 2006.12.14
申请号 WO2006US21857 申请日期 2006.06.05
申请人 QUICKTURN DESIGN SYSTEMS, INC.;TUNG, TUNG-SUN;LIN, TSAIR-CHIN;ZHU, BING 发明人 TUNG, TUNG-SUN;LIN, TSAIR-CHIN;ZHU, BING
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址