发明名称 Image reject circuit using sigma-delta conversion
摘要 In a digital IF downconversion circuit, in-phase and quadrature signal components are processed in the form of a single serial digital bit stream through a set of simple logic in combination with a reconstruction filter. A source digital oscillator supplying digital signal mixers employs an oversampled digital word of four bits in length, all of which are binary weighted, to achieve at least sixteen levels of accuracy for a sine wave mixing signal without significant phase or amplitude error. The mixer mixes the digitized serial bit stream according to the clock with output of a four-bit wide table representing the source oscillator and the in-phase and quadrature signals are recombined digitally, followed by binary weighting using weighted resistors coupled into a filter. Thus, image rejection is a digital function which is unaffected by resistor tolerance.
申请公布号 US7149261(B2) 申请公布日期 2006.12.12
申请号 US20010023309 申请日期 2001.12.15
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 SMITH GARY
分类号 H03M3/02;H04L27/14;H03D3/00 主分类号 H03M3/02
代理机构 代理人
主权项
地址