发明名称 Methods of enabling polysilicon gate electrodes for high-k gate dielectrics
摘要 Complementary transistors and methods of forming the complementary transistors on a semiconductor assembly are described. The transistors are formed with an optional interfacial oxide, such as SiO<SUB>2 </SUB>or oxy-nitride, to overlay a semiconductor substrate which will be conductively doped for PMOS and NMOS regions. Then a dielectric possessing a high dielectric constant of least seven or greater (also referred to as a high-k dielectric) is deposited on the interfacial oxide. The high-k dielectric is covered with a thin monolayer of metal oxide (i.e., aluminum oxide, Al<SUB>2</SUB>O<SUB>3</SUB>) that is removed from the NMOS regions, but remains in the PMOS regions. The resulting NMOS transistor diffusion regions contain predominately metal to silicon bonds that create predominately Fermi level pinning near the valence band while the resulting PMOS transistor diffusion regions contain metal to silicon bonds that create predominately Fermi level pinning near the conduction band.
申请公布号 US2006263962(A1) 申请公布日期 2006.11.23
申请号 US20060495653 申请日期 2006.07.28
申请人 WEINER RONALD A 发明人 WEINER RONALD A.
分类号 H01L21/8238;H01L29/80 主分类号 H01L21/8238
代理机构 代理人
主权项
地址