发明名称 FPGA architecture with mixed interconnect resources optimized for fast and low-power routing and methods of utilizing the same
摘要 An FPGA includes a programmable interconnect structure in which the interconnect resources are divided into two groups. A first subset of the interconnect resources are optimized for high speed. A second subset of the interconnect resources are optimized for low power consumption. In some embodiments, the transistors of the first and second subsets have different threshold voltages. Transistors in the first subset, being optimized for speed, have a lower threshold voltage than transistors in the second subset, which are optimized for low power consumption. The difference in threshold voltages can be accomplished by using different doping levels, wells biased to different voltage levels, or using other well-known means. In some embodiments, the first subset of the interconnect resources includes buffers coupled to a higher voltage level than the second subset. In some embodiments, the first subset includes buffers manufactured using larger transistors than those in the second subset.
申请公布号 US7138828(B2) 申请公布日期 2006.11.21
申请号 US20040941248 申请日期 2004.09.15
申请人 XILINX, INC. 发明人 NEW BERNARD J.
分类号 H01L25/00;H03K19/177 主分类号 H01L25/00
代理机构 代理人
主权项
地址