发明名称 Selected register decode values for pipeline stage register addressing
摘要 An instruction decode mechanism enables an instruction to control data flow bypassing hardware within a pipelined processor of a programmable processing engine. The control mechanism is defined by an instruction set of the processor as a unique register decode value that specifies either source operand bypassing (via a source bypass operand) or result bypassing (via a result bypass operand) from a previous instruction executing in pipeline stages of the processor. The source bypass operand allows source operand data to be shared among the parallel execution units of the pipelined processor, whereas the result bypass operand explicitly controls data flow within a pipeline of the processor through the use of result bypassing hardware of the processor. The instruction decode control mechanism essentially allows an instruction to directly identify a pipeline stage register for use as its source operand.
申请公布号 US7139899(B2) 申请公布日期 2006.11.21
申请号 US19990390079 申请日期 1999.09.03
申请人 CISCO TECHNOLOGY, INC. 发明人 KERR DARREN;MARSHALL JOHN WILLIAM
分类号 G06F9/34;G06F9/30;G06F9/38 主分类号 G06F9/34
代理机构 代理人
主权项
地址