发明名称 LOCALIZED PERFORMANCE THROTTLING TO REDUCE IC POWER CONSUMPTION
摘要 The power consumed within an integrated circuit (IC) is reduced without substantial impact on its performance for typical applications by throttling the performance of particular functional units within the IC. Artificial worst-case power consumption is reduced by throttling down the activity levels of long-duration sequences of high-power operations. The recent utilization levels of particular functional units within an IC are monitored-for example, by computing each functional unit's average duty cycle over its recent operating history. If this activity level is greater than a threshold, then the functional unit is operated in a reduced-power mode. The threshold value is set large enough to allow short bursts of high utilization to occur without impacting performance. The invention allows an integrated circuit to dynamically make the tradeoff between high-speed operation and low-power operation, by throttling back performance of localized functional units when their utilization exceeds a sustainable level. Additionally, this dynamic power/speed tradeoff can be optimized across multiple functional units within an IC or among multiple ICs within a system. Additionally, this dynamic power/speed tradeoff can be altered by providing software control over throttling parameters.
申请公布号 EP1023656(B1) 申请公布日期 2006.11.15
申请号 EP19970944556 申请日期 1997.09.29
申请人 INTEL CORPORATION 发明人 MITTAL, MILLIND;VALENTINE, ROBERT
分类号 G06F1/32 主分类号 G06F1/32
代理机构 代理人
主权项
地址