发明名称 FAULT-TOLERANT CLOCK GENERATOR
摘要 A fault-tolerant clock generation circuit. First and second clock signal generators are provided to generate first and second clock signals. The second clock signal generator includes a locked loop circuit that, in a first operating mode, adjusts the phase of the second clock signal as necessary to maintain phase alignment between the first and second clock signals. A fail detect circuit is provided to determine whether a failure relating to generation of the first clock signal has occurred and, if so, to assert a hold signal. The locked loop circuit responds to assertion of the hold signal by transitioning to a second operating mode in which the phase of the second clock signal is not adjusted.
申请公布号 US2006250160(A1) 申请公布日期 2006.11.09
申请号 US20060456332 申请日期 2006.07.10
申请人 RAMBUS INC. 发明人 CHANG KUN-YUNG K.;HOROWITZ MARK A.
分类号 G01R13/00;G01R29/26;G06F1/06;H01L25/00;H03K19/00 主分类号 G01R13/00
代理机构 代理人
主权项
地址