发明名称 Frequency detection circuit and data processing apparatus
摘要 A frequency detection circuit according to the present invention has a status holding register for storing rise information and fall information about a check target clock and outputting an error detection signal showing frequency abnormality when information showing the next edge (a fall or a rise) from a rise or a fall of the check target clock is not stored, a rise/fall detection circuit for respectively detecting a rise and a fall of the check target clock and outputting a rise detection signal in response to the rise and a fall detection signal in response to the fall, a sampling clock generation circuit for generating sampling clock for storing the information about the check target clock, and an edge detection signal generation circuit for outputting an edge detection signal which is an edge detection result of the check target clock based on the rise detection signal and the fall detection signal.
申请公布号 US7134042(B2) 申请公布日期 2006.11.07
申请号 US20030744788 申请日期 2003.12.22
申请人 NEC ELECTRONICS CORPORATION 发明人 SHIMASAKI SHINYA
分类号 G06F11/00;G01R23/00;G01R23/15;G06F1/04 主分类号 G06F11/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利