发明名称 PLL circuit
摘要 The frequency of a first voltage controlled oscillator is stabilized in a first PLL circuit part into which a reference frequency signal is inputted. In addition, a second PLL circuit part is formed by inputting a control voltage which is the same as the frequency control voltage of the first voltage controlled oscillator into a second voltage controlled oscillator having the same configuration as the first voltage controlled oscillator. The first PLL circuit part is provided with first and second variable frequency dividers which respectively divide the reference frequency signal and the output of the first voltage controlled oscillator. In response to an input signal into the second PLL circuit part, the free-running frequencies of the second and first voltage controlled oscillators are switched, and at the same time, the division ratio of first and second variable frequency dividers are switched.
申请公布号 US7126430(B2) 申请公布日期 2006.10.24
申请号 US20050059561 申请日期 2005.02.17
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD 发明人 OBA YASUO;IKUMA MAKOTO
分类号 H03L7/00;H03L7/087;H03L7/07 主分类号 H03L7/00
代理机构 代理人
主权项
地址