发明名称 Logic circuit, timing generation circuit, display device, and portable terminal
摘要 When a buffer is formed by using transistors having large element characteristic variations, the deviation of the timing between the input clock pulse and the reset pulse is likely to occur. When the deviation of the timing becomes larger, a malfunction is caused to occur, and an operation margin becomes smaller with respect to the variations of the element characteristics. In a timing generation circuit, which is formed on an insulating substrate and which has two TFFs ( 12, 13 ), for generating a dot clock DCK and a horizontal clock HCK whose frequencies are different in synchronization with a master clock MCK which is input external to the substrate, separate reset pulses drst and hrst are generated at a pulse generation circuit 15 with respect to the two TFFs ( 12, 13 ), and a resetting operation is performed at separate timings. Thus, a large operation margin can be ensured even when each circuit is formed by using TFTs having large element characteristic variations and a rough process rule.
申请公布号 US7126376(B2) 申请公布日期 2006.10.24
申请号 US20040485374 申请日期 2004.01.29
申请人 SONY CORPORATION 发明人 KIDA YOSHITOSHI;NAKAJIMA YOSHIHARU;MAEKAWA TOSHIKAZU
分类号 G09G3/36;H03K19/173;G09G3/20;G09G5/18;H01L29/786;H03K3/037 主分类号 G09G3/36
代理机构 代理人
主权项
地址